SBIR-STTR Award

Energy-Efficient Hierarchical FPGA and Programming Tools
Award last edited on: 10/12/2011

Sponsored Program
SBIR
Awarding Agency
DOD : Army
Total Award Amount
$98,722
Award Phase
1
Solicitation Topic Code
A11-043
Principal Investigator
Chengcheng Wang

Company Information

HierLogix Inc

15220 South Normandie Avenue Unit 304
Gardena, CA 90247
   (626) 991-9939
   c2wang@hierlogix.com
   www.hierlogix.com
Location: Single
Congr. District: 43
County: Los Angeles

Phase I

Contract Number: ----------
Start Date: ----    Completed: ----
Phase I year
2011
Phase I Amount
$98,722
Today’s field-programmable gate array (FPGA) devices are expensive in size, power, performance, scalability and flexibility. The fundamental problem in these devices is the use of 2D-mesh interconnect architecture: it occupies large area, has long latency, consumes lots of power, and is not scalable. Interconnect takes more than 75% of the FPGA chip area. A large number of inactive transistors also produces significant leakage power (about 50% of the total FPGA power). Previous attempts in building hierarchical networks failed due to problems with routing congestion. HierLogix offers to develop a revolutionary FPGA technology consisting of FPGA hardware and supporting mapping tools. The proposed work is a radical departure from 2D-mesh design, which for N logic blocks has complexity O(N2), incomplete and heuristic routing. The proposed technology has only O(N·log2N) complexity, complete and fully deterministic routing. It also has greatly reduced routing congestion compared to prior attempts in hierarchical networks, which makes the approach practical. We will specify architecture of FPGA and develop mapping tools to demonstrate FPGA technology that is 10x more energy-efficient than existing FPGAs.

Keywords:
Fpga, Hierarchical Interconnect, High-Performance, Low-Power, Programming Tools

Phase II

Contract Number: ----------
Start Date: ----    Completed: ----
Phase II year
----
Phase II Amount
----